/* $NetBSD: gicv3_its.h,v 1.6 2019/06/12 21:02:07 jmcneill Exp $ */ /*- * Copyright (c) 2018 The NetBSD Foundation, Inc. * All rights reserved. * * This code is derived from software contributed to The NetBSD Foundation * by Jared McNeill . * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE * POSSIBILITY OF SUCH DAMAGE. */ #ifndef _ARM_CORTEX_GICV3_ITS_H #define _ARM_CORTEX_GICV3_ITS_H #include #include #include #include struct gicv3_its_device { uint32_t dev_id; u_int dev_size; struct gicv3_dma dev_itt; LIST_ENTRY(gicv3_its_device) dev_list; }; struct gicv3_its { bus_space_tag_t its_bst; bus_space_handle_t its_bsh; bus_dma_tag_t its_dmat; uint32_t its_id; uint64_t its_base; uint64_t its_rdbase[MAXCPUS]; bool its_cpuonline[MAXCPUS]; struct gicv3_softc *its_gic; struct gicv3_lpi_callback its_cb; struct pic_softc *its_pic; struct pci_attach_args **its_pa; struct cpu_info **its_targets; LIST_HEAD(, gicv3_its_device) its_devices; struct gicv3_dma its_cmd; /* Command queue */ struct gicv3_dma its_tab[8]; /* ITS tables */ struct arm_pci_msi its_msi; }; int gicv3_its_init(struct gicv3_softc *, bus_space_handle_t, uint64_t, uint32_t); #endif /* !_ARM_CORTEX_GICV3_ITS_H */